# **3-Digit BCD Counter**

The MC14553B 3-digit BCD counter consists of 3 negative edge triggered BCD counters that are cascaded synchronously. A quad latch at the output of each counter permits storage of any given count. The information is then time division multiplexed, providing one BCD number or digit at a time. Digit select outputs provide display control. All outputs are TTL compatible.

An on-chip oscillator provides the low-frequency scanning clock which drives the multiplexer output selector.

This device is used in instrumentation counters, clock displays, digital panel meters, and as a building block for general logic applications.

## **Features**

- TTL Compatible Outputs
- On-Chip Oscillator
- Cascadable
- Clock Disable Input
- Pulse Shaping Permits Very Slow Rise Times on Input Clock
- Output Latches
- Master Reset
- These Devices are Pb-Free and are RoHS Compliant
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable

## MAXIMUM RATINGS (Voltages Referenced to VSS)

| Parameter                                       | Symbol                                | Value                            | Unit |
|-------------------------------------------------|---------------------------------------|----------------------------------|------|
| DC Supply Voltage Range                         | $V_{DD}$                              | -0.5 to +18.0                    | ٧    |
| Input or Output Voltage Range (DC or Transient) | V <sub>in</sub> ,<br>V <sub>out</sub> | -0.5 to V <sub>DD</sub><br>+ 0.5 | ٧    |
| Input Current (DC or Transient) per Pin         | I <sub>in</sub>                       | ±10                              | mA   |
| Output Current (DC or Transient) per Pin        | I <sub>out</sub>                      | +20                              | mA   |
| Power Dissipation, per Package (Note 1)         | P <sub>D</sub>                        | 500                              | mW   |
| Ambient Temperature Range                       | T <sub>A</sub>                        | -55 to +125                      | °C   |
| Storage Temperature Range                       | T <sub>stg</sub>                      | -65 to +150                      | °C   |
| Lead Temperature (8-Second Soldering)           | TL                                    | 260                              | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Temperature Derating: Plastic "P and D/DW"

Packages: - 7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either V<sub>SS</sub> or V<sub>DD</sub>). Unused outputs must be left open.



## ON Semiconductor®

http://onsemi.com

MARKING DIAGRAMS





A = Assembly Location

WL = Wafer Lot

YY = Year

WW = Work Week

G = Pb-Free Package



Figure 1. Block Diagram

#### **ORDERING INFORMATION**

| Device      | Package              | Shipping         |
|-------------|----------------------|------------------|
| MC14553BCPG | PDIP-16<br>(Pb-Free) | 500 Units / Rail |

## **TRUTH TABLE**

|                 | Inp   |         |    |                       |
|-----------------|-------|---------|----|-----------------------|
| Master<br>Reset | Clock | Disable | LE | Outputs               |
| 0               |       | 0       | 0  | No Change             |
| 0               | ~     | 0       | 0  | Advance               |
| 0               | Х     | 1       | X  | No Change             |
| 0               | 1     |         | 0  | Advance               |
| 0               | 1     | ~       | 0  | No Change             |
| 0               | 0     | X       | Χ  | No Change             |
| 0               | X     | X       |    | Latched               |
| 0               | X     | X       | 1  | Latched               |
| 1               | Х     | X       | 0  | Q0 = Q1 = Q2 = Q3 = 0 |

X = Don't Care

# **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to $V_{SS}$ )

|                                                                                                                               |                              |                 |                        | - 55                      | i°C                  | 25°C                     |                                        |                      | 125°C                    |                      |      |
|-------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------|------------------------|---------------------------|----------------------|--------------------------|----------------------------------------|----------------------|--------------------------|----------------------|------|
| Characteristic                                                                                                                |                              | Symbol          | V <sub>DD</sub><br>Vdc | Min                       | Max                  | Min                      | Typ<br>(Note 2)                        | Max                  | Min                      | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                      | "0" Level                    | V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-               | 0.05<br>0.05<br>0.05 | -<br>-<br>-              | 0<br>0<br>0                            | 0.05<br>0.05<br>0.05 | -<br>-<br>-              | 0.05<br>0.05<br>0.05 | Vdc  |
| V <sub>in</sub> = 0 or V <sub>DD</sub>                                                                                        | "1" Level                    | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95     | -<br>-<br>-          | 4.95<br>9.95<br>14.95    | 5.0<br>10<br>15                        | 1 1                  | 4.95<br>9.95<br>14.95    | 1 1 1                | Vdc  |
| Input Voltage<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc) | "0" Level                    | V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-               | 1.5<br>3.0<br>4.0    | -<br>-<br>-              | 2.25<br>4.50<br>6.75                   | 1.5<br>3.0<br>4.0    | -<br>-<br>-              | 1.5<br>3.0<br>4.0    | Vdc  |
| (V <sub>O</sub> = 0.5 or 4.5 Vdc)<br>(V <sub>O</sub> = 1.0 or 9.0 Vdc)<br>(V <sub>O</sub> = 1.5 or 13.5 Vdc)                  | "1" Level                    | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11          | -<br>-<br>-          | 3.5<br>7.0<br>11         | 2.75<br>5.50<br>8.25                   |                      | 3.5<br>7.0<br>11         | 1 1                  | Vdc  |
| Output Drive Current<br>(V <sub>OH</sub> = 4.6 Vdc)<br>(V <sub>OH</sub> = 9.5 Vdc)<br>(V <sub>OH</sub> = 13.5 Vdc)            | Source –<br>Pin 3            | I <sub>OH</sub> | 5.0<br>10<br>15        | - 0.25<br>- 0.62<br>- 1.8 | -<br>-<br>-          | - 0.2<br>- 0.5<br>- 1.5  | - 0.36<br>- 0.9<br>- 3.5               | 1 1 1                | -0.14<br>-0.35<br>-1.1   | 1 1 1                | mAdc |
| (V <sub>OH</sub> = 4.6 Vdc)<br>(V <sub>OH</sub> = 9.5 Vdc)<br>(V <sub>OH</sub> = 13.5 Vdc)                                    | Source –<br>Other<br>Outputs |                 | 5.0<br>10<br>15        | - 0.64<br>- 1.6<br>- 4.2  |                      | - 0.51<br>- 1.3<br>- 3.4 | - 0.88<br>- 2.25<br>- 8.8              |                      | - 0.36<br>- 0.9<br>- 2.4 | 1 1                  | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                  | Sink –<br>Pin 3              | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.5<br>1.1<br>1.8         | -<br>-<br>-          | 0.4<br>0.9<br>1.5        | 0.88<br>2.25<br>8.8                    | -<br>-<br>-          | 0.28<br>0.65<br>1.20     | -<br>-<br>-          | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                  | Sink – Other<br>Outputs      |                 | 5.0<br>10<br>15        | 3.0<br>6.0<br>18          | -<br>-<br>-          | 2.5<br>5.0<br>15         | 4.0<br>8.0<br>20                       | -<br>-<br>-          | 1.6<br>3.5<br>10         | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                 |                              | I <sub>in</sub> | 15                     | -                         | ±0.1                 | -                        | ±0.00001                               | ±0.1                 | -                        | ±1.0                 | μAdc |
| Input Capacitance (V <sub>in</sub> = 0)                                                                                       |                              | C <sub>in</sub> | _                      | _                         | _                    | -                        | 5.0                                    | 7.5                  | -                        | _                    | pF   |
| Quiescent Current (Per Packag<br>MR = V <sub>DD</sub>                                                                         | e)                           | I <sub>DD</sub> | 5.0<br>10<br>15        | -<br>-<br>-               | 5.0<br>10<br>20      | -<br>-<br>-              | 0.010<br>0.020<br>0.030                | 5.0<br>10<br>20      | -<br>-<br>-              | 150<br>300<br>600    | μAdc |
| Total Supply Current (Note 3, 4) (Dynamic plus Quiescent, Per P (C <sub>L</sub> = 50 pF on all outputs, all bu                |                              | Ι <sub>Τ</sub>  | 5.0<br>10<br>15        |                           |                      | $I_{T} = (0.1)$          | 35 μA/kHz)<br>85 μA/kHz)<br>50 μA/kHz) | f + I <sub>DD</sub>  |                          |                      | μAdc |

- Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
   The formulas given are for the typical characteristics only at 25°C.
   To calculate total supply current at loads other than 50 pF: I<sub>T</sub>(C<sub>L</sub>) = I<sub>T</sub>(50 pF) + (C<sub>L</sub> 50) Vfk where: I<sub>T</sub> is in μA (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.004.

# SWITCHING CHARACTERISTICS (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ )

| Characteristic                                                                                                                                                                                                        | Figure | Symbol                                 | V <sub>DD</sub> | Min                | Typ<br>(Note 6)            | Max                 | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------|-----------------|--------------------|----------------------------|---------------------|------|
| Output Rise and Fall Time $t_{TLH}, t_{THL} = (1.5 \text{ ns/pF}) C_L + 25 \text{ ns}$ $t_{TLH}, t_{THL} = (0.75 \text{ ns/pF}) C_L + 12.5 \text{ ns}$ $t_{TLH}, t_{THL} = (0.55 \text{ ns/pF}) C_L + 9.5 \text{ ns}$ | 2a     | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>-        | 100<br>50<br>40            | 200<br>100<br>80    | ns   |
| Clock to BCD Out                                                                                                                                                                                                      | 2a     | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>-        | 900<br>500<br>200          | 1800<br>1000<br>400 | ns   |
| Clock to Overflow                                                                                                                                                                                                     | 2a     | t <sub>PHL</sub>                       | 5.0<br>10<br>15 | -<br>-<br>-        | 600<br>400<br>200          | 1200<br>800<br>400  | ns   |
| Reset to BCD Out                                                                                                                                                                                                      | 2b     | t <sub>PHL</sub>                       | 5.0<br>10<br>15 | -<br>-<br>-        | 900<br>500<br>300          | 1800<br>1000<br>600 | ns   |
| Clock to Latch Enable Setup Time<br>Master Reset to Latch Enable Setup Time                                                                                                                                           | 2b     | t <sub>su</sub>                        | 5.0<br>10<br>15 | 600<br>400<br>200  | 300<br>200<br>100          | -<br>-<br>-         | ns   |
| Removal Time<br>Latch Enable to Clock                                                                                                                                                                                 | 2b     | t <sub>rem</sub>                       | 5.0<br>10<br>15 | - 80<br>- 10<br>0  | - 200<br>- 70<br>- 50      | -<br>-<br>-         | ns   |
| Clock Pulse Width                                                                                                                                                                                                     | 2a     | t <sub>WH(cl)</sub>                    | 5.0<br>10<br>15 | 550<br>200<br>150  | 275<br>100<br>75           | -<br>-<br>-         | ns   |
| Reset Pulse Width                                                                                                                                                                                                     | 2b     | t <sub>WH(R)</sub>                     | 5.0<br>10<br>15 | 1200<br>600<br>450 | 600<br>300<br>225          | -<br>-<br>-         | ns   |
| Reset Removal Time                                                                                                                                                                                                    | -      | t <sub>rem</sub>                       | 5.0<br>10<br>15 | - 80<br>0<br>20    | - 180<br>- 50<br>- 30      | -<br>-<br>-         | ns   |
| Input Clock Frequency                                                                                                                                                                                                 | 2a     | f <sub>cl</sub>                        | 5.0<br>10<br>15 | -<br>-<br>-        | 1.5<br>5.0<br>7.0          | 0.9<br>2.5<br>3.5   | MHz  |
| Input Clock Rise Time                                                                                                                                                                                                 | 2b     | t <sub>TLH</sub>                       | 5.0<br>10<br>15 |                    | No<br>Limit                |                     | ns   |
| Disable, MR, Latch Enable<br>Rise and Fall Times                                                                                                                                                                      | -      | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>-        | -<br>-<br>-                | 15<br>5.0<br>4.0    | μs   |
| Scan Oscillator Frequency<br>(C1 measured in μF)                                                                                                                                                                      | 1      | f <sub>osc</sub>                       | 5.0<br>10<br>15 | -<br>-<br>-        | 1.5/C1<br>4.2/C1<br>7.0/C1 | -<br>-<br>-         | Hz   |

<sup>5.</sup> The formulas given are for the typical characteristics only at 25°C.
6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



Figure 2. 3-Digit Counter Timing Diagram (Reference Figure 4)



## **OPERATING CHARACTERISTICS**

The MC14553B three-digit counter, shown in Figure 4, consists of three negative edge-triggered BCD counters which are cascaded in a synchronous fashion. A quad latch at the output of each of the three BCD counters permits storage of any given count. The three sets of BCD outputs (active high), after going through the latches, are time division multiplexed, providing one BCD number or digit at a time. Digit select outputs (active low) are provided for display control. All outputs are TTL compatible.

An on-chip oscillator provides the low frequency scanning clock which drives the multiplexer output selector. The frequency of the oscillator can be controlled externally by a capacitor between pins 3 and 4, or it can be overridden and driven with an external clock at pin 4. Multiple devices can be cascaded using the overflow output, which provides one pulse for every 1000 counts.

The Master Reset input, when taken high, initializes the three BCD counters and the multiplexer scanning circuit. While Master Reset is high the digit scanner is set to digit one; but all three–digit select outputs are disabled to prolong display life, and the scan oscillator is inhibited. The Disable input, when high, prevents the input clock from reaching the counters, while still retaining the last count. A pulse shaping circuit at the clock input permits the counters to continue operating on input pulses with very slow rise times. Information present in the counters when the latch input goes high, will be stored in the latches and will be retained while the latch input is high, independent of other inputs. Information can be recovered from the latches after the counters have been reset if Latch Enable remains high during the entire reset cycle.



Figure 4. Expanded Block Diagram



Figure 5. Six-Digit Display

## PACKAGE DIMENSIONS

PDIP-16 CASE 648-08 **ISSUE T** 



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: INCH.
  DIMENSION L TO CENTER OF LEADS
  WHEN FORMED PARALLEL.
  DIMENSION B DOES NOT INCLUDE
- MOLD FLASH.
  ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIMETERS |       |  |
|-----|-------|-------|-------------|-------|--|
| DIM | MIN   | MAX   | MIN         | MAX   |  |
| Α   | 0.740 | 0.770 | 18.80       | 19.55 |  |
| В   | 0.250 | 0.270 | 6.35        | 6.85  |  |
| С   | 0.145 | 0.175 | 3.69        | 4.44  |  |
| D   | 0.015 | 0.021 | 0.39        | 0.53  |  |
| F   | 0.040 | 0.70  | 1.02        | 1.77  |  |
| G   | 0.100 | BSC   | 2.54 BSC    |       |  |
| Н   | 0.050 | BSC   | 1.27        | BSC   |  |
| J   | 0.008 | 0.015 | 0.21        | 0.38  |  |
| K   | 0.110 | 0.130 | 2.80        | 3.30  |  |
| L   | 0.295 | 0.305 | 7.50        | 7.74  |  |
| М   | 0°    | 10 °  | 0°          | 10 °  |  |
| S   | 0.020 | 0.040 | 0.51        | 1.01  |  |

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, ON semiconductor and war registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking, pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implications the polar or other applications intended to surgical implications which the failure of the SCILLC expects existing where surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative